国产成人精品一区_佐山爱痴汉视频一区二区三区 _色视频在线观看在线播放_亚洲成国产人片在线观看_午夜免费福利在线观看_免费看一级大片_国产视频一区在线播放_亚洲欧美另类色图_欧洲亚洲一区二区

嵌入式培訓

 
上海總部報名熱線:021-51875830
北京分部報名熱線:010-51292078
深圳分部報名熱線:4008699035
南京分部報名熱線:025-68662821
武漢分部報名熱線:027-50767718
成都分部報名熱線:4008699035
廣州分部報名熱線:020-61137349
西安分部報名熱線:029-86699670
曙海研發與生產請參見網址:
www.shanghai66.cn
全英文授課課程(Training in English)
  首 頁   課程介紹   培訓報名  企業培訓   付款方式   講師介紹   學員評價   關于我們   聯系我們  公益培訓 下載中心  學院論壇
嵌入式協處理器--FPGA
FPGA項目實戰系列課程----
嵌入式OS--3G手機操作系統
嵌入式協處理器--DSP
手機/網絡/動漫游戲開發
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機培訓
嵌入式硬件設計
Altium Designer Layout高速硬件設計
嵌入式OS--VxWorks
PowerPC嵌入式系統/編譯器優化
PLC編程/變頻器/數控/人機界面 
開發語言/數據庫/軟硬件測試
3G手機軟件測試、硬件測試
芯片設計/大規模集成電路VLSI
云計算、物聯網
開源操作系統Tiny OS開發
小型機系統管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
點擊這里給我發消息  
QQ客服一
點擊這里給我發消息  
QQ客服二
點擊這里給我發消息
QQ客服三
  雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576

值班QQ:
點擊這里給我發消息

值班網頁在線客服,點擊交談:
 
網頁在線客服

 
公益培訓通知與資料下載
企業招聘與人才推薦(免費)

合作企業最新人才需求公告

◆招人、應聘、人才合作,
請把需求發到officeoffice@126.com或
訪問曙海旗下網站---
電子人才網
m.uuzhijia.com.cn
合作伙伴與授權機構
現代化的多媒體教室
曙海招聘啟示
曙海動態
郵件列表
 
 
      Synopsys Formality 培訓班
   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 電路系統的基本概念。

   班級規模及環境
       為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
最近開課時間(周末班/連續班/晚班)
Synopsys Formality 培訓班:2025年12月15日..以質量贏得尊重節假日班火熱報名中.....實戰培訓......直播、現場培訓皆可....用心服務..............--即將開課--(即將開課,請提前報名)...
   學時
     ◆課時: 共5天,30學時

        ◆外地學員:代理安排食宿(需提前預定)
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

        專注高端培訓15年,曙海提供的證書得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   最新優惠
       ◆團體報名優惠措施:兩人95折優惠,三人或三人以上9折優惠 。注意:在讀學生憑學生證,即使一個人也優惠500元。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

       Synopsys 軟件培訓班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進一步全面系統地理解IC設計概念與方法。培訓將采用Synopsys公司相關領域的培訓教材,培訓方式以講課和實驗穿插進行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 
版權所有:曙海信息網絡科技有限公司 copyright 2000-2016
 
上海總部培訓基地

地址:上海市云屏路1399號26#新城金郡商務樓310。
(地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
郵編:201821
熱線:021-51875830 32300767
傳真:021-32300767
業務手機:15921673576
E-mail:officeoffice@126.com
客服QQ: 849322415
北京培訓基地

地址:北京市昌平區沙河南街11號312室
(地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
熱線:010-51292078
傳真:010-51292078
業務手機:15701686205
E-mail:qianru@51qianru.cn
客服QQ:1243285887
深圳培訓基地

地址:深圳市環觀中路28號82#201室

熱線:4008699035
傳真:4008699035
業務手機:13699831341

郵編:518001
信箱:qianru2@51qianru.cn
客服QQ:2472106501
南京培訓基地

地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
(地鐵一號線邁皋橋站1號出口旁,近南京火車站)
熱線:025-68662821
傳真:025-68662821
郵編:210046
信箱:qianru3@51qianru.cn
客服QQ:1325341129
 
成都培訓基地

地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
熱線:4008699035 業務手機:13540421960
客服QQ:1325341129 E-mail:qianru4@51qianru.cn
武漢培訓基地

地址:湖北省武漢市江岸區漢江北路34號 九運大廈401室 郵編:430022
熱線:4008699035
客服QQ:849322415
E-mail:qianru5@51qianru.cn
廣州培訓基地

地址:廣州市越秀區環市東路486號廣糧大廈1202室

熱線:020-61137349
傳真:020-61137349

郵編:510075
信箱:qianru6@51qianru.cn
西安培訓基地

地址:西安市高新區城南電子西街2號融僑紫薇2#402室

熱線:029-86699670
業務手機:18392016509
傳真:029-86699670
郵編:710054
信箱:qianru7@51qianru.cn
 
沈陽培訓基地

地址:遼寧省沈陽市東陵渾南新區沈營路六宅臻品29-11-9 郵編:110179
熱線:4008699035
E-mail:qianru8@51qianru.cn
鄭州培訓基地

地址:鄭州市高新區雪松路錦華大廈401

熱線:4008699035

郵編:450001
信箱:qianru9@51qianru.cn
石家莊培訓基地

地址:石家莊市高新區中山東路618號瑞景大廈1#802

熱線:4008699035
業務手機:13933071028
傳真:4008699035
郵編:050200
信箱:qianru10@51qianru.cn
 

雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


備案號:滬ICP備08026168號

.(2014年7月11)......................................................................................
青青操在线播放| 开心久久婷婷综合中文字幕| 欧美猛男超大videosgay| 日本免费久久高清视频| 最新亚洲伊人网| www.日本久久久久com.| 99视频免费在线观看| 国产一区二区久久久| 福利成人导航| 丁香色欲久久久久久综合网| 在线一级成人| 久久99精品国产99久久6尤物| 福利影院在线看| 日韩在线国产| 国内欧美视频一区二区| 尤物视频在线视频| 国产原创中文在线观看| 成人在线观看小视频| 欧美xxx久久| 免费wwwxxx| 天天av天天翘天天综合网色鬼国产| 中文字幕人妻丝袜乱一区三区| 色综合久久88色综合天天6| 国产在线精选视频| 久久精品国亚洲| 国产二区三区四区| 久久国产精品电影| 性欧美ⅴideo另类hd| 99精品视频免费版的特色功能| 999精品视频| 制服丝袜在线第一页| 欧美韩日一区二区三区四区| 亚洲无码精品国产| 久久青草久久| 日韩在线观看视频一区| 欧美福利小视频| 国产一区二区三区自拍| 成人欧美视频在线观看播放| 一区二区传媒有限公司| 欧美日韩不卡一区二区| 欧美成a人免费观看久久| 国产精品久久久久久99| 91精品国产aⅴ一区二区| 手机福利视频欧美| 久久久久一区二区| 欧美日韩亚洲一区三区| 国产精品伦一区二区三区| 日韩午夜在线观看| 欧美男人天堂网| 五月综合激情日本mⅴ| 天堂在线www天堂中文在线| 欧美精品日韩精品| 又黄又爽又色视频| 国产另类自拍| 国产精品一卡二| 成人av小说网| www.成人av| 成人av电影在线网| xxxx黄色| 男人的天堂av网| 国产精品一区二区免费看| 亚洲精品免费播放| 国产成人调教视频在线观看 | aaa亚洲精品一二三区| 亚洲在线偷拍自拍| 最新91在线视频| 日本欧美高清| 伊人网视频在线| 久久久久亚洲精品成人网小说| 欧美天堂一区二区| 中文字幕av导航| 男人操女人的视频在线观看欧美| 国产字幕在线看| 欧美一级免费在线| 亚洲第一中文字幕| 在线播放毛片| 男人在线观看视频| 国产精品三级美女白浆呻吟| 国产美女久久久久| 欧美性猛交xxxxx少妇| 亚洲码在线观看| 亚洲精选91| 久久久久久国产视频| 成年人在线观看视频免费| 91国内在线视频| 欧美久久久久久蜜桃| 国产99久久久国产精品潘金| 日韩欧美一卡二卡| 夜夜嗨网站十八久久| 九色视频一区| 伊人影院综合在线| 亚洲一本大道在线| 国产一区二区精品久| 中文字幕乱在线伦视频中文字幕乱码在线 | 午夜不卡久久精品无码免费| 欧美三级日韩在线| 蜜臀av在线播放| 最新国产热播激情视频| 免费成年人高清视频| 亚洲主播在线播放| 精品欧美一区二区三区在线观看| 特级毛片www| 中文字幕黄色大片| 午夜在线一区| 有没有片在线看www| 日本精品一二三区| 精品一区精品二区| 欧美影院一区| 嗯~啊~轻一点视频日本在线观看| 九九热视频免费观看| 插我舔内射18免费视频| 欧美亚洲伦理www| 久久这里只有精品6| 欧美综合社区国产| 女生裸体无遮挡天堂网站免费| 国产精品美女高潮无套| 亚洲激情在线观看视频免费| 欧美视频三区| 国产精品视频久久久久久| 99re国产| 1区2区3区精品视频| 婷婷激情一区| 精品国精品国产自在久不卡| 精品国产一二区| 国产99在线免费| 欧美大片国产精品| 日韩在线二区| 在线能看的av网址| 免费看一级毛片| 强乱中文字幕av一区乱码| 日本一区二区免费视频| 欧美激情国内自拍| www.爱色av.com| 亚洲激情电影中文字幕| 欧美日韩一二三| 国内精品国产成人| 91九色成人| 老司机av在线免费看| 亚洲爱爱综合网| 北条麻妃在线视频观看| 久久久久久艹| 最新国产精品拍自在线播放| 国产精品每日更新| 日本系列欧美系列| av在线电影播放| 一卡二卡三卡在线| 800av在线免费观看| 亚洲午夜性刺激影院| 成人激情小说网站| 精品午夜视频| 啊啊啊好爽视频| 强开小嫩苞一区二区三区视频| 受虐m奴xxx在线观看| 精品无人乱码一区二区三区的优势 | 男女激情无遮挡| 久久亚洲国产精品| www亚洲色图| 国产在线看片| 亚洲精品精品亚洲| 99在线免费视频观看| 美女被黑人爆操网站| 日韩成人伦理电影在线观看| 国产精品1区2区在线观看 | 欧美黑人在线观看| www.女人的天堂.com| 久久国产剧场电影| 国产精品二区在线| 欧美日韩一区二区三区在线播放| 精品福利av| 国产精品久久二区| 丰满熟女一区二区三区| 久久国产成人精品| 欧美一级bbbbb性bbbb喷潮片| 欧美另类高清videos的特点| jizz18欧美18| 俺也去精品视频在线观看| 国产精品suv一区二区| 日韩一级淫片| 精品国产拍在线观看| 亚洲欧美偷拍视频| 综合综合综合综合综合网| 久久中国妇女中文字幕| 无码人妻丰满熟妇精品| 九热爱视频精品视频| 欧美国产视频日韩| 国产普通话bbwbbwbbw| 在线中文字幕亚洲| 国产美女久久久| 久久精品国产一区二区三区肥胖 | 久久九九免费视频| 樱花视频在线免费观看| 不卡中文一二三区| 国产精品高潮呻吟视频| 影音先锋男人资源站| 欧美aaaaaa午夜精品| 日韩国产欧美一区| 日本视频二区| 精品久久久久久久久久| 中文字幕天堂网| 性欧美gay|